Journal of Systems Engineering and Electronics ›› 2007, Vol. 18 ›› Issue (1): 40-44.

• ELECTRONICS TECHNOLOGY • Previous Articles     Next Articles

Low overhead design-for-testability for scan-based delay fault testing

Yang Decai, Chen Guangju & Xie Yongle   

  1. Coll. of Automation Engineering, Univ. of Electronic Science and Technology, Chengdu 610054, P. R. China
  • Online:2007-03-26 Published:2010-01-03

Abstract:

An efficient design-for-testability (DFT) technique is proposed to achieve low overhead for scan-based delay fault testing. Existing techniques for delay test such as skewed-load or broadside make the test generation process complex and produce lower coverage for scan-based designs as compared with non-scan designs, whereas techniques such as enhanced-scan test can make the test easy but need an extra holding latch to add substantial hardware overhead. A new tri-state holding logic is presented to replace the common holding latch in enhanced-scan test to get a substantial low hardware overhead. This scheme can achieve low delay overhead by avoiding the holding latch on the critical timing scan path. What’s more, this method can also keep the state and signal activity in the combinational circuit from the scan during data scan-in operation to reduce the power dissipation. Experiment results on a set of ISCAS89 benchmarks show the efficiency of the proposed scheme.